GENERAL DESCRIPTION

ALD110800A/ALD110800/ALD110900A/ALD110900 are monolithic quad/dual N-Channel MOSFETs matched at the factory using ALD's proven EPAD® CMOS technology. These devices are intended for low voltage, small signal applications. The ALD110800/ALD110900 features zero threshold voltage, which reduces or eliminates input to output voltage level shift, including circuits where the signal is referenced to GND or V+. This feature greatly reduces output signal voltage level shift and enhances signal operating range, especially for very low operating voltage environments. With these zero threshold devices an analog circuit with multiple stages can be constructed to operate at extremely low supply or bias voltage levels. As an example, an input amplifier stage operating at 0.2V supply voltage has been demonstrated.

ALD110800A/ALD110800/ALD110900A/ALD110900 matched pair MOSFETs are designed for exceptional device electrical characteristics matching. As these devices are on the same monolithic chip, they also exhibit excellent tempco tracking characteristics. They are versatile as design components for a broad range of analog applications such as basic building blocks for current sources, differential amplifier input stages, transmission gates, and multiplexer applications.

Besides matched pair electrical characteristics, each individual MOSFET also exhibits well controlled parameters, enabling the user to depend on tight design limits. Even units from different batches and different date of manufacture have correspondingly well matched characteristics.

These devices are built for minimal offset voltage and differential thermal response, and they are designed for switching and amplifying applications in +0.2V to +10V systems where low input bias current, low input capacitance and fast switching speed are desired. The VGS(th) of these devices are set at +0.0V, which classify them as both enhancement mode and depletion mode devices. When the gate is set at 0.0V, the drain current = +1mA is +0.0V, which classify them as both enhancement mode and depletion mode devices.

VGS(th) values have voltages within these voltage limits.

Precision zero threshold voltage mode
Nominal RDS(ON) @VGS=0.0V of 104KΩ
Matched MOSFET to MOSFET characteristics
Tight lot to lot parametric control
VGS(th) match (VOS) to 2mV and 10mV
Low input capacitance
Low input/output leakage currents

APPLICATIONS

• Very low voltage analog and digital circuits
• Zero power fail safe circuits
• Backup battery circuits & power failure detector
• Low level voltage clamp & zero crossing detector
• Source followers and buffers
• Precision current mirrors and current sources
• Capacitive probes and sensor interfaces
• Charge detectors and charge integrators
• Differential amplifier input stage
• High side switches
• Peak detectors and level shifters
• Sample and Hold
• Current multipliers
• Analog switches / multiplexers
• Voltage comparators and level shifters

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>16-Pin Plastic Dip Package</th>
<th>8-Pin Plastic Dip Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALD110800APC</td>
<td>ALD110900APA</td>
</tr>
<tr>
<td>ALD110800ASC</td>
<td>ALD110900ASA</td>
</tr>
</tbody>
</table>

* Contact factory for industrial temp. range or user-specified threshold voltage values

Rev 1.0-0506 ©2005 Advanced Linear Devices, Inc. 415 Tasman Drive, Sunnyvale, California 94089-1706 Tel: (408) 747-1155 Fax: (408) 747-1286 www.aldinc.com
### ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Drain-Source voltage, $V_{DS}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>10.6V</td>
<td></td>
</tr>
<tr>
<td>Gate-Source voltage, $V_{GS}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>10.6V</td>
<td></td>
</tr>
<tr>
<td>Power dissipation</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>500 mW</td>
<td></td>
</tr>
<tr>
<td>Operating temperature range PA, SA, PC, SC package</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-40°C to 85°C</td>
<td></td>
</tr>
<tr>
<td>Storage temperature range</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-65°C to +150°C</td>
<td></td>
</tr>
<tr>
<td>Lead temperature, 10 seconds</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>+260°C</td>
<td></td>
</tr>
</tbody>
</table>

### OPERATING ELECTRICAL CHARACTERISTICS

$V^+ = +5V$ (or open)  $V^- = GND$  $T_A = 25°C$ unless otherwise specified

CAUTION: ESD Sensitive Device. Use static control procedures in ESD controlled environment.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Gate Threshold Voltage</td>
<td>$V_{GS(th)}$</td>
<td>-0.01</td>
<td>0.00</td>
<td>0.01</td>
<td>-0.02</td>
<td>0.00</td>
<td>0.02</td>
<td>V</td>
<td>$I_{DS} = 1 \mu A$, $V_{DS} = 0.1V$</td>
</tr>
<tr>
<td>Offset Voltage</td>
<td>$V_{OS}$</td>
<td>1</td>
<td>2</td>
<td>2</td>
<td>10</td>
<td></td>
<td></td>
<td>mV</td>
<td>$V_{DS1} = V_{DS2}$</td>
</tr>
<tr>
<td>Offset Voltage Tempco</td>
<td>$TC_{VOS}$</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>$\mu V/^°C$</td>
<td>$I_{DS} = 1 \mu A$, $V_{OS} = 0.1V$, $V_{DS} = 0.1V$, $I_{DS} = 40 \mu A$, $V_{DS} = 0.1V$, $V_{DS} = 0.1V$</td>
</tr>
<tr>
<td>GateThreshold Voltage Tempco</td>
<td>$TC_{VGS(th)}$</td>
<td>-1.7</td>
<td>0.0</td>
<td>+1.6</td>
<td>-1.7</td>
<td>0.0</td>
<td>+1.6</td>
<td>$mV/^°C$</td>
<td>$I_{DS} = 1 \mu A$, $V_{OS} = 0.1V$, $V_{DS} = 0.1V$, $I_{DS} = 40 \mu A$, $V_{DS} = 0.1V$, $V_{DS} = 0.1V$</td>
</tr>
<tr>
<td>On Drain Current</td>
<td>$I_{DS (ON)}$</td>
<td>12.0</td>
<td>3.0</td>
<td>12.0</td>
<td>3.0</td>
<td></td>
<td></td>
<td>mA</td>
<td>$V_{GS} = +9.5V$, $V_{DS} = +5V$, $V_{GS} = +4.0V$, $V_{DS} = +5V$</td>
</tr>
<tr>
<td>Forward Transconductance</td>
<td>$G_{FS}$</td>
<td>1.4</td>
<td>1.4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mmho</td>
<td>$V_{GS} = +4.0V$, $V_{DS} = +9.0V$</td>
</tr>
<tr>
<td>Transconductance Mismatch</td>
<td></td>
<td>1.8</td>
<td>1.8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Output Conductance</td>
<td>$G_{OS}$</td>
<td>0.68</td>
<td>0.68</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>$\mu$mmho</td>
<td>$V_{GS} = +4.0V$, $V_{DS} = +9.0V$</td>
</tr>
<tr>
<td>Drain Source On Resistance</td>
<td>$R_{DS (ON)}$</td>
<td>500</td>
<td>500</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>$\Omega$</td>
<td>$V_{DS} = +0.1V$, $V_{GS} = +4.0V$</td>
</tr>
<tr>
<td>Drain Source On Resistance</td>
<td></td>
<td>104</td>
<td>104</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>$K\Omega$</td>
<td>$V_{DS} = +0.1V$, $V_{GS} = +0.0V$</td>
</tr>
<tr>
<td>Drain Source On Resistance Tolerance</td>
<td>$\Delta R_{DS (ON)}$</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td>$V_{DS} = +0.1V$, $V_{GS} = +4.0V$</td>
</tr>
<tr>
<td>Drain Source On Resistance Mismatch</td>
<td>$\Delta R_{DS (ON)}$</td>
<td>0.5</td>
<td>0.5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Drain Source Breakdown Voltage</td>
<td>$B_{V_{DSX}}$</td>
<td>10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>$I_{DS} = 1.0 \mu A$, $V_{DS} = -1.0V$</td>
</tr>
<tr>
<td>Drain Source Leakage Current1</td>
<td>$I_{DS (OFF)}$</td>
<td>10</td>
<td>400</td>
<td>4</td>
<td>10</td>
<td>400</td>
<td>4</td>
<td>pA</td>
<td>$V_{GS} = -1.0V$, $V_{DS} = +5V$, $V_{DS} = +0.1V$, $V_{DS} = +4.0V$, $V_{DS} = +5V$, $T_A = 125°C$</td>
</tr>
<tr>
<td>Gate Leakage Current1</td>
<td>$I_{GS}$</td>
<td>5</td>
<td>30</td>
<td>1</td>
<td>5</td>
<td>30</td>
<td>1</td>
<td>pA</td>
<td>$V_{DS} = 0V$, $V_{GS} = +10V$, $T_A = 125°C$</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td>$C_{ISS}$</td>
<td>2.5</td>
<td>2.5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Transfer Reverse Capacitance</td>
<td>$C_{RSS}$</td>
<td>0.1</td>
<td>0.1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Turn-on Delay Time</td>
<td>$t_{on}$</td>
<td>10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
<td>$V^+ = 5V$, $R_L = 5K\Omega$</td>
</tr>
<tr>
<td>Turn-off Delay Time</td>
<td>$t_{off}$</td>
<td>10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
<td>$V^+ = 5V$, $R_L = 5K\Omega$</td>
</tr>
<tr>
<td>Crosstalk</td>
<td></td>
<td>60</td>
<td>60</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
<td>$f = 100KHz$</td>
</tr>
</tbody>
</table>

Notes: 1 Consists of junction leakage currents