# A 30 GSample/s InP/CMOS Sample-Hold Amplifier with Active Droop Correction

Seong-Kyun Kim<sup>1</sup>, Saeid Daneshgar<sup>3</sup>, Andrew D. Carter<sup>2</sup>, Myung-Jun Choe<sup>2</sup>, Miguel Urteaga<sup>2</sup>, and Mark J. W. Rodwell<sup>1</sup>

<sup>1</sup>ECE Department, University of California at Santa Barbara, Santa Barbara, CA, 93106, USA,
 <sup>2</sup>Teledyne Scientific and Imaging, 1049 Camino Dos Rios, Thousand Oaks, CA, 91360, USA,
 <sup>3</sup>ECE Department, University of California San Diego, La Jolla, CA, 92093, USA

Abstract — We report a 30 GS/s sample-hold amplifier implemented in a combined InP HBT and Si CMOS heterogeneous integration technology. The high-speed signal path is entirely in InP, but droop in the sampled voltage arising from HBT bias currents is suppressed by an integrated CMOS feedback circuit. Under this closed-loop control, in hold mode, the droop rate of the single-ended outputs is reduced to 20 mV/ns. InP-CMOS interconnect parasitics are isolated from the high-speed signal path by isolation resistors and active bootstrapping. Given an 8 GHz input sampled at 32 GHz, the circuit shows input-referred P1dB and IIP3 of 0.5 dBm and 5.8 dBm, respectively. The total power consumption is 2.7 W and the chip area is  $815 \times 855 \ \mu m^2$ .

Index Terms — InP HBT, CMOS, Diverse Accessible Heterogeneous Integration (DAHI), sample and hold amplifier.

## I. INTRODUCTION

High-speed analog to digital converters (ADCs) serve applications in satellite and wireless communications and in military radar. Wideband, linear, low-noise sample-and-hold amplifier (SHA) are critical components in wideband ADCs, particularly in the front-end of time-interleaved designs.

High-speed and wide-bandwidth THAs and SHAs have been reported in InP HBT, SiGe BiCMOS, and Si CMOS technologies [1]-[3]. InP HBT processes, with high  $f_{max}/f_{\tau}$  and high breakdown, offer the potential for simultaneous high bandwidth and high linearity. An extremely wideband yet linear SHA was implemented in an InP HBT technology [1].

Yet, InP HBT technologies have key weakness; scales of digital integration are vastly more limited than in Si CMOS, and the low D.C. current gains ( $\beta$ ) of InP HBTs can result in large D.C. errors in mixed-signal circuits. In all-InP sample-hold and track-hold amplifiers, the buffer amplifier following the sampling stage has significant AC input conductance and significant DC input bias currents. During the hold mode, the input conductance causes differential low-frequency droop in the sampled signal, while the DC input bias currents discharge the hold capacitors, introducing  $dV/dt = I/C_{hold}$  voltage ramps on common-mode and differential held signals. Increasing the hold capacitor to decrease these effects comes at the expense of decreased IC bandwidth.

In [4], a heterogeneous InP/CMOS technology was used to implement both a wideband, low-distortion all-InP HBT track-hold amplifier and, separately, a time-interleaved array of



Fig. 1. TEM (left) and representative (right) cross section of InP HBT and Si CMOS heterogeneous integration technology.



Fig. 2. (a) Die photograph of a SHA. The bottom of the silicon substrate and probe pads are shown. (b) layout for an InP chip.

CMOS sample-hold amplifiers with a broadband InP input buffer. Here we report sample-hold amplifiers in a combined InP HBT / Si CMOS technology, in which the InP HBTs provide the entire high-speed signal path, and the CMOS FETs provide DC correction to reduce bias-current-induced ramp errors in the sampled signals.

Fig. 1 shows a cross-section of the InP/Si heterogeneous integration technology. Teledyne Scientific Company 0.25  $\mu$ m InP HBT ICs and GlobalFoundries 0.13  $\mu$ m LP/RF CMOS ICs are electrically connected with Direct Bond Interfaces (DBIs), 2.5  $\mu$ m octagonal Cu islands that mate with identical



Fig. 3. (a) Simplified block diagram of the SHA, and (b) the droop-corrected output buffer.

structures on the adjoining CMOS. HBTs with a 6  $\mu$ m × 0.25  $\mu$ m emitter finger exhibit BV<sub>CEO</sub> = 4.5 V,  $f_{max}$  = 860 GHz, and  $f_{\tau}$  = 390 GHz [5]. The InP process provides two levels of gold interconnects, 0.3 fF/ $\mu$ m<sup>2</sup> MIM capacitors and 50  $\Omega$ /square thin-film-resistors. The DBI pitch is 5  $\mu$ m and the height of the DBI wiring stack from the InP top-metal to CMOS top-metal is 7  $\mu$ m. The Si CMOS wafer is bonded to the InP HBT wafer, with the InP wafer bonded to the heat-sink. IC bond pads are fabricated on the back surface of the thinned silicon substrate and are connected to the routing metal with through-silicon vias (TSVs).

### II. CIRCUIT DESIGN

The SHA is a pair of track-hold amplifiers (Fig. 3a), each with input buffer, track-hold switch, and output buffer. Design is similar to [1], with a linearized input buffer, feedthrough cancellation, and fast base-collector diodes as switches. The output driver provides a fast 50  $\Omega$  interface. Key differences from [1] lie in the use of a CMOS closed loop correction circuit (Fig. 3a) to suppress the output buffer's DC input bias current, and in the design of the output buffer itself (Fig. 3b).

For fast operation, the output buffer collector current is 3mA, and the HBT current gain ( $\beta$ ) is 25, hence the HBT base current  $I_b$  is 120  $\mu$ A. Given a 200 fF hold capacitor, the base current, if not corrected, would produce a 600 mV/ns ramp rate.  $I_b$  mismatches then produce errors in the differential  $V_{out}$ ; even with matched  $I_b$ , the large ramp introduces error voltages which can exceed the circuit linear common-mode range.

In the compensation circuit, a PMOS current source provides the HBT buffer's input DC bias current. The PMOS current source is a cascode, as the PMOS FET  $R_{DS}$  would otherwise load  $C_{hold}$  and cause the sampled voltage to droop. The difference between the HBT bias current and the PMOS correction current passes through a series monitoring resistance, with errors in the bias current producing a voltage drop across this resistance. The error voltage is sensed by a two-stage CMOS op-amp [6] integrator which then controls the PMOS current source. To maintain wide circuit bandwidth and minimize added noise, the monitoring resistance is AC bypassed by a shunt capacitor. Precision in the bias current



Fig. 4. Measured singled-ended S-parameters of the THA.

correction is determined by the OP-amp offset voltage  $V_{os}$ ; this can be minimized by appropriate OP-amp design.

The high-speed signal path is isolated from DBI bond parasitics by  $R_{B3a}$  and  $R_{B3b}$ , with bootstrapping for additional isolation. The high-speed path is isolated from op-amp loading by  $R_{B1}$  and  $R_{B2}$ .

#### **III. EXPERIMENTAL RESULTS**

Fig. 2 shows a SHA die photograph. The total IC area is 815  $\times$  855  $\mu$ m<sup>2</sup>. The SHA consumes 2.7 W. The clock distribution network operates from a – 2.5 V supply and draws 260 mA, while the remaining circuits use a – 5 V supply.

A THA was first tested. Fig. 4 shows its measured Sparameters. The single-ended input and output return losses are better than -15 dB over the 3-dB bandwidth. The THA has over 17 GHz bandwidth in track mode. Time domain measurements were performed using an Agilent 86100D oscilloscope and the differential output calculated using the scope's built in functions.

Fig. 5 shows the hold-phase output waveform of the SHA for a 2.2 GHz input sampled at 1 GHz. The single-ended droop rate was approximately 20 mV/ns, substantially less than the 600 mV/ns expected without compensation.

Fig. 6(a) and (b) show THA output waveforms given a 0.25 GHz input sampled at 1 GHz, and given an 8 GHz input



Fig. 5. Hold-phase output waveform of SHA for a 2.2 GHz sinusoidal input signal with 1 GHz clock frequency.



Fig. 6. Measured differential- and single-ended output waveforms of the THA (a) a 0.25 GHz sinusoidal input signal with 1 GHz clock frequency, and (b) an 8 GHz sinusoidal input signal with 32 GHz clock frequency.



Fig. 7. Measured differential- and single-ended output waveforms of the SHA (a) a 1 GHz sinusoidal input signal with 4 GHz clock frequency, and (b) an 8 GHz sinusoidal input signal with 32 GHz clock frequency.

sampled at 32 GHz, respectively. Fig. 7(a) and (b) show SHA output waveforms for an 1 GHz input sampled at 4 GHz, and for an 8 GHz input sampled at 32 GHz, respectively.

Fig. 8 shows the measured input-referred 1-dB compression points and the input-referred third order intercept points (IIP3), the latter measured with 100 MHz tone spacing. The spectral characteristics of the SHA beat frequency test with  $f_{in}$ =  $f_s + \Delta f$ ,  $f_s = 20$  GHz, and  $\Delta f = 2$  MHz are shown in Fig. 9. Second- and third-harmonic distortion are better than -45 dBc and -72 dBc at -12 dBm input power.

# IV. CONCLUSION

A high-speed SHA was designed and fabricated in InP HBT and Si CMOS heterogeneous integration technology. The



Fig. 8. Measured input-referred P1dB and IIP3 as a function of input frequency given a 32 GHz sampling frequency.



Fig. 9. Beat frequency test of the SHA with 20.002 GHz input signal sampled at 20 GHz (single-ended measurement).

SHA uses InP HBTs for the high-speed signal path and CMOS for DC correction of droop. DBI bond parasitics, though small, are isolated by resistors and bootstrapping. circuits. The resulting droop, at 20 mV/ns, is sufficiently small for ns hold periods even in a wideband circuit.

## V. ACKNOWLEDGMENT

The authors would like to thank Teledyne Scientific and Imaging for the IC fabrication. This work was supported by the Defense Advanced Research Projects Agency (DARPA), under the AFRL contract No. FA8650-13-C-7313 and No. FA8650-13-C-7315. Program support from Dr. Daniel Green (PM DARPA), Dr. Robert Fitch (AFRL), and Dr. Paul Watson (AFRL). The views, opinions, and/or findings contained in this article are those of the authors and should not be interpreted as representing the official views or policies of the Department of Defense or the U.S. Government.

## REFERENCES

[1] S. Daneshgar, Z. Griffith, M. Seo, and M. J. W. Rodwell, "Low Distortion 50 GSamples/s Track-Hold and Sample-Hold Amplifiers," *IEEE J. Solid-State Circuits*, vol. 49, no. 10, pp. 2114–2126, Oct. 2014.

- [2] Y. Baeyens and J. Weiner, "A 50GS/s Distributed T/H Amplifier in 0.18µm SiGe BiCMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2007, pp. 466–616.
- Tech. Papers, 2007, pp. 466–616.
  [3] S. Shahramian, S. P. Voinigescu, and A. C. Carusone, "A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology," in *Proc. IEEE Custom Integrated Circuits Conference*, 2006, pp. 493–496.
- [4] K. N. Madsen, T. D. Gathman, S. Daneshgar, T. C. Oh, J. C. Li, and J. F. Buckwalter, "A High-Linearity, 30 GS/s Track-and-Hold Amplifier and Time Interleaved Sample-and-Hold in an InP-on-CMOS Process," *IEEE J. Solid-State Circuits*, vol. 50, no. 11, pp. 2692–2702, Nov. 2015.
- [5] M. Seo, M. Urteaga, J. Hacker, A. Young, Z. Griffith, V. Jain, R. Pierson, P. Rowell, A. Skalare, A. Peralta, R. Lin, D. Pukala, and M. Rodwell, "InP HBT IC technology for terahertz frequencies: Fundamental oscillators up to 0.57 THz," *IEEE J. Solid-State Circuits*, vol. 46, no. 10, pp. 2203–2214, Oct. 2011.
- [6] R. E. Vallee and E. I. El-Masry, "A very high-frequency CMOS complementary folded cascode amplifier," *IEEE J. Solid-State Circuits*, vol. 29, no. 2, pp. 130–133, Feb. 1994.