# A 2-stage, 140-GHz Class-B Power Amplifier Achieving 22.5% PAE at 17.3 dBm in a 250-nm InP HBT Technology

Eythan Lam<sup>#</sup>, Kang Ning<sup>#\*</sup>, Ahmed Ahmed<sup>#\$</sup>, Mark Rodwell<sup>#</sup>, James Buckwalter<sup>#</sup> <sup>#</sup>Dept. of Electrical and Computer Engineering, University of California, Santa Barbara, USA

\*MixComm Inc., USA

<sup>\$</sup>Marki Microwave Inc., USA

eythanlam@ucsb.edu

Abstract — We demonstrate a 140-GHz class-B power amplifier (PA) in a 250-nm Indium Phosphide (InP) technology achieving saturated output power of 17.3 dBm with power-added efficiency (PAE) of 22.5%. This two-stage PA design offers more than 10-dB gain using a pseudo-differential topology with base degenerated common-base transistor cells. The power combining and impedance matching are performed with an electrically-short coupled-line balun to provide low impedance at all harmonics.

Keywords - power amplifier, millimeter-wave, D-band, Indium Phosphide, power-added efficiency

## I. INTRODUCTION

Next generation millimeter-wave communication and radar systems are focusing on operation in upper millimeter-wave bands above 100 GHz to support higher data rates and improved radar resolution while maintaining comparable high efficiency. In a D-band communication system, the antenna elements are spaced roughly 1 mm and the PA power dissipation greatly impacts the thermal load. Consequently, the efficiency of the PA becomes particularly important above 100 GHz. While silicon based technologies, e.g. SOI and SiGe, offer solutions for large scale integration, the efficiency and output power is constrained due to lower breakdown voltage. Several III-V technologies with high  $f_{max}/f_T$  such as Indium Phosphide (InP), Gallium Nitride, and Gallium Arsenide are prime candidates for high power and efficiencies above 100 GHz.

InP has excellent potential for high efficiency because it offers a loadline near 50 Ohms for roughly 15-dBm output power and  $f_{max}/f_T$  of about 600/350GHz when biased at a current density of 2 mA/um [1]. Previous work has demonstrated class-B PAs using a 250-nm InP HBT to achieve a power-added efficiency (PAE) of 32% for a single stage PA with a saturated output power  $(P_{sat})$  of 15.3 dBm at 130 GHz [2]. Other work in InP at 140 GHz also show a higher  $P_{sat}$  of 20.5 dBm while maintaining a high peak PAE of 20.8% [3]. InP power amplifiers above 200 GHz have also been shown in literature [4]-[6]. In comparison, recent work have presented a 17.6 dBm  $P_{sat}$  SiGe PA with 17.5% PAE and a 17.5 dBm PA in 45-nm SOI with 14.2% PAE [7], [8].

This work demonstrates high-efficiency with higher gain (greater than 10 dB) and power than prior work. A 2-stage, class-B PA design is proposed for high efficiency in a pseudo-differential topology using low-loss, compact baluns based on short-section coupled lines. In the next section, the design of the class-B power amplifier is discussed, showing performance of a capacitively-degenerated common-base cell and design of the output balun. Harmonic tuning for class B operation is presented. Section III presents measurements of the InP PA.

# **II. CLASS-B POWER AMPLIFIER DESIGN**

# A. Device Cell

A common-base (CB) heterojunction bipolar transistor (HBT) was used for higher gain relative to common-emitter (CE) transistors in spite of equivalent  $f_{max}$ . The maximum available gain (MAG) for different  $4x6\mu m$  device configurations is plotted in Fig. 1 with devices biased for class-B operation (200 $\mu$ A/ $\mu$ m). At 140 GHz, the CB has a MAG of 11.9 dB compared to the CE with a MAG of 5.7 dB. Typically, the base of the CB HBT is grounded with a small inductance [2]. However, this choice requires the use of a negative bias on the emitter and prevents design tradeoffs between gain and 1dB compression.

Instead of a grounded base, the approach presented here uses a finite base capacitance of 480 fF to degenerate the base impedance in the output stage. Since the base capacitance is (ideally) lossless, the base feedback does not reduce PAE. The MAG of the common base with feedback post-layout is also



Fig. 1. MAG of  $4x6\mu m$  HBT biased at  $200\mu A/\mu m$  for common base, post layout with feedback and common emitter. Note that the quiescent bias is reduced for class-B operation at the expense of  $f_{max}$ .

shown in Fig. 1 with a MAG of 10 dB at 140 GHz. The layout of the cell is shown on Fig. 2.



Fig. 2. Layout of  $4x6\mu m$  device with base capacitance of 480 fF.

Since the HBT dissipates significant power, the temperature rise due to heat dissipation can lead to thermal instability, where the temperature rise in the emitter creates a positive thermal feedback that increases the emitter current until device destruction. This can make class-B biasing difficult since the device might be forced into another class of operation. To mitigate this effect, a base ballast resistor of about 80  $\Omega$  is added to compensate for the thermoelectric feedback. The base ballast resistor forces the base voltage to decrease with increasing input drive level due to the DC component of the half-wave rectified class-B waveform. As a consequence, the device voltage is biased in class-AB at 0.83 V or 1.17 mA/ $\mu m$  current density at backoff and compresses into class-B.

Loadpull simulations are performed with a base-emitter voltage of 0.75 V at 200 - uA/um current density and 2.5-V collector-emitter voltage using an ADS HBT model to find the optimum impedance presented for the fundamental frequency. The constant efficiency and output power loadpull contours are shown in Fig. 3 with a peak PAE of 44.6% and output power of 14.4 dBm. The optimum load for PAE is presented to be about 6.2+j26  $\Omega$ .



Fig. 3. Loadpull simulation of the PAE and output power of the  $4x6\mu m$  common base with base capacitance of 480fF.

## B. Output Balun Design

A pseudo-differential topology requires a balun at the output and input. With careful design , the balun can

simultaneously provide impedance matching and power combining at the output, enabling low-loss solutions for PA design. Additionally, the balun offers an opportunity to tune harmonics in a pseudo-differential circuit for class-B operation.



Fig. 4. Short-section coupled-line balun structure

Due to the intrinsic and parasitic capacitance at the collector, the load presented is located at the top left of the Smith chart, implying that the output combiner should present an impedance that is the  $R_{loadline}$  in parallel with a shunt inductance of about 35 pH. This work presents a short-section coupled-line balun that achieves both the impedance match as well as 180° power combining. The balun is designed with three metal layers with the coupled line on the thickest metal layers M4 and M3 and a ground layer M1. The coupled line is compact at a length of  $54\mu$ m and maintains less than 10° phase imbalance and 1-dB amplitude imbalance with insertion loss of 0.82 dB.

The balun structure is shown on Fig. 4. Similar structures have also been shown in previous work [9]. The input balun is designed similarly to the output balun but with added shunt capacitors at the input and output for impedance matching as shown on the circuit diagram on Fig. 6.

The differential impedance presented by the balun to the collector is plotted in Fig. 4 and indicates that the real part of the input impedance is relative small at the fundamental as well as the second and third harmonics. The reactance is absorbed by the output capacitance of the transistor. The collector waveforms are plotted in Fig. 5 as the PA compresses near peak efficiency. The role of the 3rd harmonic helps produce peaking in the current waveform.



Fig. 5. Class-B collector current and voltage behavior for Pin = 7 to 10 dBm with 1 dB steps



Fig. 6. Two-stage, class-B 140-GHz power amplifier circuit

# **III. MEASUREMENTS**

The PA was fabricated in a 250-nm Teledyne Scientific InP HBT process and occupies an area of  $1.1 \times 0.4 \text{ }mm^2$  as shown in Fig. 7. The S-parameter and power measurements were performed using a PNAX (N5247A) with VDI 110-170GHz frequency extenders and probed with D-band waveguide probes. The saturated output power of the frequency extenders is about 11 dBm at 140 GHz. Power calibration was performed using the Erickson PM5B power meter, measuring a probe loss of about 1.7 dB assuming similar losses for both probes. The S-parameters are measured with 0.75 V and 0.85 V base-emitter voltages for the first and second stages, respectively, and 2.35 V collector voltage.

The S21 at 140 GHz is 10.4 dB with a 3-dB bandwidth from 133 to 147 GHz. Compared to simulation, the S21 at 140 GHz is slightly higher and shifted down in frequency. The peak PAE shown on Fig. 9 is 22.5% with an associated output power of 17.3 dBm and gain of 8.4 dB. At an output power of 10.9 dBm, there is a noticeable drop in gain and efficiency due to the base ballast resistor shift in the bias of the output stage. Due to the lower gain of the first stage and limited saturated output power of the frequency extenders, the highest output power is measured to be about 17.3 dBm.



Fig. 7. Chip photo for 2-stage InP PA with a total area of 1.1x0.4  $mm^2$  and core area of 0.4x0.25  $mm^2$ 



Pout (dBm) Fig. 9. Large-signal compression and PAE as a function of output power

10

5

15

20

### IV. CONCLUSION

We present a two-stage amplifier with the highest efficiency for an amplifier at 140 GHz with gain greater than 10 dB. Due to the high-gain of the common base transistor, we demonstrate second and third harmonic tuning in the coupler to realize class-B operation. The peak PAE is 22.5% with an associated output power of 17.3 dBm and gain of 8.4 dB. To our knowledge, this is the highest PAE for a two-stage PA at 140 GHz.

#### ACKNOWLEDGMENT

This work was funded through support from the Semiconductor Research Corporation (SRC) under the JUMP program (ComSenTer). The authors thank Teledyne Scientific for IC fabrication. The authors would also like to acknowledge Andrea Arias-Purdue and Jeff Chien for discussions in design, device cells and testing.

| Reference | Technology    | Frequency (GHz) | Gain (dB) | Psat (dBm) | PAE (%)   | Chip Area (mm <sup>2</sup> ) |
|-----------|---------------|-----------------|-----------|------------|-----------|------------------------------|
| This work | 250nm InP HBT | 140             | 8.4       | 17.3       | 22.5      | 0.44 / 0.1*                  |
| [2]       | 250nm InP HBT | 118-148         | 7         | 15.3       | 32        | 0.2                          |
| [3]       | 250nm InP HBT | 125-150         | 12.3-15.9 | 18.9-20.5  | 14.3-20.8 | 0.69                         |
| [7]       | 45nm CMOS SOI | 140             | 24        | 17.5       | 13.4      | 0.43*                        |
| [8]       | 55nm SiGe     | 135             | 24        | 17.6       | 17.5      | 0.18                         |
|           |               |                 | 22.4      | 19.3       | 13        | 0.26                         |
| [10]      | 130nm SiGe    | 161             | 30.7      | 18.1       | 12.4      | 0.42                         |

Table 1. Comparison between State-of-the-Art D-band PAs

\*core area

#### REFERENCES

- [1] J. F. Buckwalter, M. J. W. Rodwell, K. Ning, A. Ahmed, A. Arias-Purdue, J. Chien, E. O'Malley, and E. Lam, "Prospects for High-Efficiency Silicon and Ill-V Power Amplifiers and Transmitters in 100-300 GHz Bands," in 2021 IEEE Custom Integrated Circuits Conference (CICC), 2021, pp. 1–7.
- [2] K. Ning, Y. Fang, M. Rodwell, and J. Buckwalter, "A 130-GHz Power Amplifier in a 250-nm InP Process with 32% PAE," in 2020 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2020, pp. 1–4.
- [3] A. S. H. Ahmed, M. Seo, A. A. Farid, M. Urteaga, J. F. Buckwalter, and M. J. W. Rodwell, "A 140GHz power amplifier with 20.5dBm output power and 20.8% PAE in 250-nm InP HBT technology," in 2020 IEEE/MTT-S International Microwave Symposium (IMS), 2020, pp. 492–495.
- [4] Z. Griffith, M. Urteaga, P. Rowell, and R. Pierson, "A 6–10 mW Power Amplifier at 290–307.5 GHz in 250 nm InP HBT," *IEEE Microwave* and Wireless Components Letters, vol. 25, no. 9, pp. 597–599, 2015.
- [5] V. Radisic, D. W. Scott, A. Cavus, and C. Monier, "220-GHz High-Efficiency InP HBT Power Amplifiers," *IEEE Transactions on Microwave Theory and Techniques*, vol. 62, no. 12, pp. 3001–3005, 2014.
- [6] M. Urteaga, Z. Griffith, M. Seo, J. Hacker, and M. J. W. Rodwell, "InP HBT Technologies for THz Integrated Circuits," *Proceedings of the IEEE*, vol. 105, no. 6, pp. 1051–1067, 2017.
- [7] S. Li and G. M. Rebeiz, "A 130-151 GHz 8-Way Power Amplifier with 16.8-17.5 dBm Psat and 11.7-13.4% PAE Using CMOS 45nm RFSOI," in 2021 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2021, pp. 115–118.
- [8] I. Petricli, D. Riccardi, and A. Mazzanti, "D-Band SiGe BiCMOS Power Amplifier With 16.8dBm PdB and 17.1% PAE Enhanced by Current-Clamping in Multiple Common-Base Stages," *IEEE Microwave* and Wireless Components Letters, vol. 31, no. 3, pp. 288–291, 2021.
- [9] J.-A. Han, X. Cheng, X.-H. Luo, L. Zhang, F.-J. Chen, X.-L. Xia, Z.-C. Zhao, K.-F. Chen, B.-B. Cheng, and X.-J. Deng, "A Sandwiched-Slab-Transformer-Based SiGe Power Amplifier Operating at W- and D-Bands," *IEEE Microwave and Wireless Components Letters*, vol. 30, no. 6, pp. 597–600, 2020.
- [10] X. Li, W. Chen, S. Li, Y. Wang, F. Huang, X. Yi, R. Han, and Z. Feng, "A High-Efficiency 142–182-GHz SiGe BiCMOS Power Amplifier With Broadband Slotline-Based Power Combining Technique," *IEEE Journal* of Solid-State Circuits, vol. 57, no. 2, pp. 371–384, 2022.