### UNIVERSITY OF CALIFORNIA, SANTA BARBARA Department of Electrical and Computer Engineering ECE 122A—Fall 2014

# **Final Project**

This project is aimed at the implementation of a high-performance adder using low voltage swing (LVS) technology from Intel. LVS technology is used in Pentium 4 processors for the 90-nm node. In this project you will get to know some of the difficulties that engineers face in the design of high-performance processors.

LVS technology has been introduced to take advantage of the 90-nm technology and overcome some of the limitations imposed by aggressive scaling. To limit power consumption, voltage-supply level is decreasing rapidly, which limits the performance of various circuit styles. In the past, Dynamic logic-based circuits were used to gain performance with low voltage supplies, but as technology scales, leakage current of the transistors strongly degrades the robustness of these gates and does not allow further performance improvement. Therefore, LVS technology is employed to conquer this problem.

The reference paper can be found on the course website. The project has four parts, each with a checkpoint (report or interview).

## Part 1/4 (Report 1 Due on 11/17 Monday)

#### Task 1

Study papers from Intel on LVS technology (uploaded on the course web site). Prepare a twopage report comparing the strengths and limitations of this technology with respect to other digital circuit styles that you have studied in the course.

#### Task 2

Prepare a brief description of how LVS-based circuits work. Explain the main components (for example, DCNs and CDLs) of an LVS-based circuit and their interactions. You should be able to draw a timing diagram for an LVS-based circuit and explain how the clock signal triggers different events (such as, pre-charge and evaluation) on different parts of circuit. DCN: PKG, XOR and CARRY SKIP

CDL: PROPAGATE, GENERATE and KILL

Checklist:

- □ Two-page review;
- □ Descriptions of DCN and CDL cells with timing diagrams.

### Part 2/4 (Report 2 Due on 11/21 Friday)

#### Task 3

Build the DCN and CDL cells in SUE. Extract HSPICE netlists, and then use transient simulation to evaluate the circuits. Your stimuli signals should include all the combinations of inputs. (use the 90nm technology and choose  $V_{DD}=1.2V$ )

#### Checklist:

□ SUE schematics for all the DCN and CDL cells;

□ Waveforms that show your cells working correctly.

### Part 3/4 (Report 3 Due on 12/01 Monday)

#### Task 4

Build the sense amplifier (SA) cell in SUE. Extract HSPICE netlists, and then use transient simulation to evaluate the circuits. Your stimuli signals should include an enable signal, a sinusoidal input signal and its reversed signal.

#### Task 5

Build the bitslice cell in SUE. Extract HSPICE netlists, and then use transient simulation to evaluate the circuits. Your stimuli signals should include all the combinations of A, B and Cin, while outputs are Sum and Cout.

Checklist:

□ SUE schematics for the sense amplifier you designed;

- □ Waveforms that showing your SA working correctly;
- □ SUE schematics for the bitslice you build;
- □ Waveforms that show your bitslice working correctly.

## Part 4/4 (Report 4 Due on 12/12 Friday)

#### Task 6

Using SUE, generate the HSPICE netlist for the 16-bit LVS-based adder, which is discussed in the referred papers. Use the 90-nm technology models from the BSIM website. Refer to the Appendix if you do not know the structure clearly.

#### Task 7

Simulate your circuit for various (at least five) input patterns to make sure that its functionality is correct. Run simulations to capture the best and worst-case delays of your adder circuit. Optimize your circuit to decrease the worst-case delay for higher performance.

#### Task 8

Simulate the same circuit with 65-nm ( $V_{DD}$ =1.0V) and 45-nm ( $V_{DD}$ =0.7V) technology models and compare delay & power consumption with those for the 90-nm technology model.

#### Task 9

Run simulations for different supply voltages (+/- 10%) and different temperatures (27  $^{\circ}$ C to 120  $^{\circ}$ C). Sketch two graphs each, to show the impact of temperature and supply voltage deviations on the delay of the critical path and the total power consumption of the adder.

 $\Box$  Each student in a group will be orally examined by TA individually. Questions could be anything about comprehension of this project.

## (Final Report Due on 12/20 Saturday, 10:00 PM)

Checklist:

□ Everything in Report 1, 2 and 3; all the problems should be fixed at this time;

- □ SUE schematics for the 16-bit adder you build;
- □ Waveforms showing your 16-bit adder working correctly;
- □ Pointing out the best and the worst cases of inputs; explain why;
- □ Delay and power comparison among 90-nm, 65-nm and 45-nm; explain;
- □ Delay and power comparison for different temperature; explain.

## Appendix

